

# Design Rules for AME 2D Circuits DragonFly IV, SW V.1.40

DOC000517 Revision 02 February 2022

www.nano-di.com

#### Notice

#### Copyright

All intellectual property rights in this publication are owned by Nano Dimension and protected by applicable copyright laws and international treaty provisions. Nano Dimension retains all rights not expressly granted. No part of this publication may be reproduced in any form whatsoever or used to make any derivative work without prior written approval by Nano Dimension.

Nano Dimension reserves the right to revise this publication, and/or make improvements or changes in the product(s) and/or the program(s) described in this documentation at any time without prior notice. The information in this document is provided in good faith, but without any representation or warranty whatsoever, whether it is accurate, or complete or otherwise, and on express understanding that Nano Dimension shall have no liability whatsoever to other parties in any way arising from or relating to the information or its use.

Any software or hardware described in this publication is furnished under a license agreement.

All other trademarks are the property of their respective owners. Other company and brand products and service names are trademarks or registered trademarks of their respective holders.

The following are trademarks of Nano Dimension:

- NANO DIMENSION®
- DragonFly<sup>®</sup>
- Electrifying Additive Manufacturing®
- AME Academy®
- LDM®
- SWITCH<sup>®</sup>
- AgCite<sup>®</sup>
- NaNoS<sup>®</sup>
- Hi-PED®

# Table of Contents

| 1. | Introduction                                   | 4 |
|----|------------------------------------------------|---|
| 2. | Mechanical & Physical Structure Rules          | 4 |
| 3. | Trace & Clearance Rules in the 2D Signal Layer | 5 |
| 4. | Plated / Non-plated TH and VIAS                | 5 |
| 5. | Design Spec: Main Materials                    | 6 |
| 6. | Soldering and Population Process               | 6 |
| 7. | Software Compatibility                         | 6 |

#### 1. Introduction

This document describes the rules required for the successful design of Additively Manufactured Electronics (AME) circuits that are produced by the DragonFly<sup>®</sup> IV system.

AME circuits are based on the digital processing of acrylate polymer (dielectric) and silver nano-particle (conductive) inks, which are the materials that make functional electronics. The information in this document allows AME circuit designers and developers to attain the best performance by understanding the capabilities of this digital technology, which is governed by pixel size and micron layer build up methodology. Hence it is different from PCB manufacturing based on layering, patterning, drilling and compression of typically FR4 and copper sheets. Performance is subject to the customer following not only these design rules, but also all the required preventive maintenance for the DragonFly<sup>®</sup> IV printer as defined in the system's user manuals.

| Maximum AME dimensions                                                                                         | 160 x 160 x 3 mm (x, y, z)                                                                                                                                                                         |                |                             |  |
|----------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------|-----------------------------|--|
| Overall AME thickness                                                                                          | 0.7 - 3.0  mm, tolerance of less than ± 5%                                                                                                                                                         |                |                             |  |
| Signal / plane layer thickness                                                                                 | Min: 17 $\mu$ m up to 100 $\mu$ m, tolerance of less than ± 1.5um                                                                                                                                  |                |                             |  |
| Minimum PTH/Via release/clearance                                                                              | 250 μm                                                                                                                                                                                             |                |                             |  |
| Minimum Prepreg above signal/plane<br>layers                                                                   | Signal/plane<br>thickness ± 5%                                                                                                                                                                     | Min p<br>condu | repreg above<br>ctive layer |  |
|                                                                                                                | 17-34 μm                                                                                                                                                                                           | 50µm           |                             |  |
|                                                                                                                | 35-69 μm                                                                                                                                                                                           | 75µm           |                             |  |
|                                                                                                                | 70-99 μm                                                                                                                                                                                           | 127µr          | n                           |  |
|                                                                                                                | 100 µm                                                                                                                                                                                             | 150µr          | n                           |  |
| Solder mask thickness (automatically<br>generated, same dielectric material as in<br>the entire AME<br>device) | 50 μm                                                                                                                                                                                              |                |                             |  |
| Edge spacing                                                                                                   | 0.5 mm (Edge plating is optional) *                                                                                                                                                                |                |                             |  |
| Annotations                                                                                                    | Printed with conductive ink as part of the<br>solder mask layer. If the annotation falls<br>within 180 μm from a trace, the FLIGHT<br>Control<br>software automatically deletes the<br>annotation. |                |                             |  |
| Number of signal layers (2D AME)                                                                               | Stackup options related to 3mm total thickness:                                                                                                                                                    |                |                             |  |
|                                                                                                                | Signal layer<br>thickness                                                                                                                                                                          | 17 µm          | 43 layers                   |  |
|                                                                                                                | Signal layer<br>thickness                                                                                                                                                                          | 35 μm          | 26 layers                   |  |
|                                                                                                                |                                                                                                                                                                                                    |                |                             |  |

#### 2. Mechanical & Physical Structure Rules

|                             | Signal layer 70 μm thickness |        | 15 layers |  |
|-----------------------------|------------------------------|--------|-----------|--|
|                             | Signal layer<br>thickness    | 100 µm | 12 layers |  |
| Roughness on top surface**  | <2 µm                        |        |           |  |
| Roughness on bottom surface | <0.25 μm                     |        |           |  |
| Bow tolerance               | <0.75%                       |        |           |  |

#### NOTES

\* Edge connectors can be used, however each conductor trace that is not connected to the edge connector must have at least 0.5 mm spacing from the edge.

\*\* Per model with an area of more than 0.87mm x 0.66mm.

#### 3. Trace & Clearance Rules in the 2D Signal Layer

AME is digitally printed and has pixelization effects. All features apart from the thickness have discrete steps of  $18\mu$ m squares. All other steps are converted to this scale.

|                                          | Value (µm) | Trace thickness (μm) |
|------------------------------------------|------------|----------------------|
| Minimum recommended trace width          | 75 ± 9     | <100                 |
| Minimum recommended electrical clearance | 100 ± 9    | 17-50                |
| Minimum recommended electrical clearance | 150 ± 9    | 50-100               |

### 4. Plated / Non-plated TH and VIAS

| Through Hole (TH) diameter                       | Min 400 μm ± 18μm                                                                                                                                                                                                                                                                                               |
|--------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Through Hole (TH) diameter<br>Plated TH diameter | Min 400 µm ± 18µm<br>Min 400 µm ± 18µm<br>Minimum plating ring width 150 µm<br>Pad surrounding TH ≥ (TH diameter +<br>200µm, 100 each side)<br><sup>150</sup> um wall from each side<br><sup>150</sup> um wall from each side<br><sup>160</sup> VMin 100 um from each side<br>(Via/PTH diameter + 200 um total) |
|                                                  | Plated through hole                                                                                                                                                                                                                                                                                             |
| VIA (filled) diameter                            | Min 200 micron ± 9μm                                                                                                                                                                                                                                                                                            |
|                                                  | Pad surrounding Via ≥ (Via diameter +<br>200 μm, 100 each side)                                                                                                                                                                                                                                                 |

## 5. Design Spec: Main Materials

For more information, refer to the Nano Dimension Ink Users Guide.

| Conductivity (silver nano particles)*                 | 2.21x10 <sup>7</sup> ±0.95x10 <sup>7</sup> S/m at 20 °C |        |       |       |       |       |       |       |
|-------------------------------------------------------|---------------------------------------------------------|--------|-------|-------|-------|-------|-------|-------|
| Dielectric Constant                                   | 200MHz                                                  | 500MHz | 1GHz  | 2GHz  | 5GHz  | 10GHz | 15GHz | 20GHz |
| (Dk) (1092 ink)**                                     |                                                         |        |       |       |       |       |       |       |
| Acrylate based polymer                                | 2.92                                                    | 2.89   | 2.86  | 2.77  | 2.83  | 2.80  | 2.78  | 2.73  |
| Tangential loss (Df)<br>(1092 ink)**                  | 200MHz                                                  | 500MHz | 1GHz  | 2GHz  | 5GHz  | 10GHz | 15GHz | 20GHz |
| Acrylate based<br>polymer                             | 0.024                                                   | 0.021  | 0.023 | 0.015 | 0.023 | 0.017 | 0.018 | 0.017 |
| Dielectric<br>breakdown voltage<br>(thickness 0.6 mm) | 40.3KV, tested based on IPC-TM-650 2.5.6                |        |       |       |       |       |       |       |

#### NOTES

\* Due to the nature of the additive manufacturing process, variation of the conductivity is a result of the position of the ground vs signal planes and proximity to the printing chuck.

\*\*These numbers are measurement technique dependent. They are provided as a reference to start the AME design. For an optimum number it is recommended that customers requiring precise Dk and Df numbers, perform measurements with the equipment they use inhouse.

#### 6. Soldering and Population Process

| Component placement        | Manual or pick and place. Stencil compatible (customer standard mechanical fixture). |
|----------------------------|--------------------------------------------------------------------------------------|
| Iron soldering temperature | 220°C – 235°C (Refer to the Manual Soldering Guide).                                 |
| Blower soldering           | 165°C - 175°C (Refer to the Manual Soldering Guide).                                 |

#### 7. Software Compatibility

| 2D PCB Input files | ODB++, Gerber x274 design files and Excellon drill files. |
|--------------------|-----------------------------------------------------------|
|--------------------|-----------------------------------------------------------|



www.nano-di.com